2 power-on reset by watchdog timer overflow – Renesas SH7781 User Manual
Page 807
16. Watchdog Timer and Reset (WDT)
Rev.1.00 Jan. 10, 2008 Page 777 of 1658
REJ09B0261-0100
16.5.2
Power-On Reset by Watchdog Timer Overflow
The time period taken by power-on reset on watchdog timer overflow (WDT reset holding time) is
equal to or more than 40 cycles of the peripheral clock (Pck).
The transition time from watchdog timer overflow to the power-on reset state (WDT reset setup
time) is equal to or more than 40 cycles of the peripheral clock (Pck).
If the bus clock frequency has been changed from the initial value, the oscillation settling time of
PLL2 circuit and the time until the LSI resumes operation (WDT count up) are also required. In
this case, the WDT reset holding time is two peripheral clock (Pck) cycles or more.
(1)
Power-On Reset Caused by Watchdog Timer Overflow during Normal Operation
The timing of indicating the reset state or normal operation on the STATUS[1:0] pins is
synchronous with the peripheral clock (Pck), and is therefore asynchronous with the clocks input
from the EXTAL pin and the CLKOUT pin.
WDT reset setup time
WDT count up
WDT reset
holding time
WDT overflow
signal
CLKOUT
output
STATUS[1:0]
output
HH (reset)
LL (normal)
LL (normal)
PLL oscillation
settling time
EXTAL
input
CLKOUTENB
output
Figure 16.6 STATUS Output by Power-On Reset Caused by WDT Overflow
during Normal Operation