Standard pcs parameters, Standard pcs parameters -9 – Altera Transceiver PHY IP Core User Manual
Page 492

Standard PCS Parameters
This section illustrates the complete datapath and clocking for the Standard PCS and defines the
parameters available to enable or disable the individual blocks in the Standard PCS.
Figure 15-2: The Standard PCS Datapath
Transmitter PCS
Transmitter PMA
Receiver PMA
Receiver PCS
Cyclone V
FPGA Fabric
Byt
e O
rdering
RX Phase
Compens
ation
FIFO
Byt
e D
eserializ
er
8B/10B D
ec
oder
Ra
te Ma
tch FIFO
W
or
d A
ligner
Deserializ
er
CDR
TX Phase
Compensa
tion
FIFO
Byt
e S
erializ
er
8B/10B E
nc
oder
TX B
it Slip
Serializ
er
rx_serial_da
ta
tx_serial_da
ta
tx_parallel data
rx_parallel data
/2
/2
tx_coreclkin
rx_coreclkin
Recovered Clock
from Master Channel
Parallel Clock
Serial
Clock
Serial Clock
Parallel Clock
tx_clkout
rx_clkout
Note: For more information about the Standard PCS, refer to the PCS Architecture section in the
Transceiver Architecture in Cyclone V Devices.
The following table describes the general and datapath options for the Standard PCS.
UG-01080
2015.01.19
Standard PCS Parameters
15-9
Cyclone V Transceiver Native PHY IP Core Overview
Altera Corporation
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)