Altera Transceiver PHY IP Core User Manual
Page 439

Offset
OffsetBits
R/W
Name
Description
0xA3 [15:0]
R/W
Word Aligner Pattern
[15:0]
Stores the least significant 16 bits
from the word aligner pattern as
specified in the previous table.
0xA4 [15]
R/W
Sync State Machine
Disable
Disables the synchronization state
machine. When the PCS-PMA Width
is 8 or 10, the value must be 1. When
the PCS-PMA Width is 16 or 20, the
value must be 0.
0xA6 [5]
R/W
Auto Byte Align Disable
Auto aligns the bytes. Must be set to
1'b0 to enable the PRBS verifier.
0xB8 [13]
R/W
DW Sync State Machine
Enable
Enables the double width state
machine. Must be set to 1'b0 to enable
the PRBS verifier.
0xB9 [11]
R/W
Deterministic Latency
State Machine Enable
Enables a deterministic latency state
machine. Must be set to 1'b0 to enable
the PRBS verifier.
0xB
A
[11]
R/W
Clock Power Down RX
When set to 1'b, powers down the
PRBS clock in the receiver.
14-28
Standard PCS Pattern Generators
UG-01080
2015.01.19
Altera Corporation
Arria V GZ Transceiver Native PHY IP Core
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)