Figure 11-27. bufcmd = 1, 7 sdram interface timing, Sdram interface timing -43 – Freescale Semiconductor MPC8260 User Manual
Page 461: Bufcmd = 1 -43

Memory Controller
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Freescale Semiconductor
11-43
P/LSDMR[BUFCMD] should be set. Setting this bit causes the memory controller to add one cycle for
each SDRAM command.
illustrates the timing when BUFCMD equals 1.
Figure 11-27. BUFCMD = 1
11.4.7
SDRAM Interface Timing
show SDRAM timing for various types of accesses.
Figure 11-28. SDRAM Single-Beat Read, Page Closed, CL = 3
CLK
SDAMUX
CMD strobes
MA[0–11]
Row
Column
Activate
Read
NOP
NOP
(without cs)
CS
ALE
Command setup cycle
Command setup cycle
CLK
ALE
CS
SDRAS
SDCAS
MA[0–11]
Row
Column
WE
DQM
Data
D0