Table 11-12. mar field description, 8 60x bus-assigned upm refresh timer (purt), 9 local bus-assigned upm refresh timer (lurt) – Freescale Semiconductor MPC8260 User Manual
Page 448: 60x bus-assigned upm refresh timer (purt) -30, Local bus-assigned upm refresh timer (lurt) -30, Mar field description -30, Section 11.3.9, “local, Bus-assigned upm refresh timer (lurt), Table 11-12

Memory Controller
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
11-30
Freescale Semiconductor
11.3.8
60x Bus-Assigned UPM Refresh Timer (PURT)
The 60x bus assigned UPM refresh timer register (PURT) is shown in
.
11.3.9
Local Bus-Assigned UPM Refresh Timer (LURT)
The local bus assigned UPM refresh timer register (LURT) is shown in
.
Table 11-12. MAR Field Description
Bits
Name
Description
0–31
A
Memory address. The memory address register can be output to the address lines under control of
the AMX bits in the UPM
0
7
Field
PURT
Reset
0000_0000
R/W
R/W
Addr
Figure 11-14. 60x Bus-Assigned UPM Refresh Timer (PURT)
Table 11-13. 60x Bus-Assigned UPM Refresh Timer (PURT)
Bits
Name
Description
0–7
PURT
Refresh timer period. Determines the timer period according to the following equation:
This timer generates a refresh request for all valid banks that selected a UPM machine assigned to
the 60x bus (M
x
MR[BSEL] = 0) and is refresh-enabled (M
x
MR[RFEN] = 1). Each time the timer
expires, a qualified bank generates a refresh request using the selected UPM. The qualified banks
are rotating their requests.
Example: For a 25-MHz system clock and a required service rate of 15.6 µs, given
MPTPR[PTP] = 31, the PURT value should be 11decimal. (12*32)/25 MHz = 15.36 µs, which is less
than the required service period of 15.6 µs.
0
7
Field
LURT
Reset
0000_0000
R/W
R/W
Addr
Figure 11-15. Local Bus-Assigned UPM Refresh Timer (LURT)
TimerP eriod
PURT
1
+
(
)
MPTPR PTP
[
] 1
+
(
)
×
Bus Frequency
----------------------------------------------------------------------------------------
⎝
⎠
⎛
⎞
=