Freescale Semiconductor MPC8260 User Manual
Page 163

Memory Map
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Freescale Semiconductor
3-17
0x119D6
CP timers event register (RTER)
R/W
16 bits
0x0000_0000
0x119DA
CP timers mask register (RTMR)
R/W
16 bits
0x0000_0000
0x119DC
CP time-stamp timer control register (RTSCR)
—
16 bits
0x0000
0x119DE
Reserved
R/W
16 bits
—
0x119E0
CP time-stamp register (RTSR)
R/W
32 bits
0x0000
BRGs 1–4
0x119F0
BRG1 configuration register (BRGC1)
R/W
32 bits
0x0000_0000
0x119F4
BRG2 configuration register (BRGC2)
R/W
32 bits
0x0000_0000
0x119F8
BRG3 configuration register (BRGC3)
R/W
32 bits
0x0000_0000
0x119FC
BRG4 configuration register (BRGC4)
R/W
32 bits
0x0000_0000
SCC1
0x11A00
SCC1 general mode register (GSMR_L1)
R/W
32 bits
0x0000_0000
0x11A04
SCC1 general mode register (GSMR_H1)
R/W
32 bits
0x0000_0000
0x11A08
SCC1 protocol-specific mode register (PSMR1)
R/W
16 bits
0x0000
(UART)
(HDLC)
(BISYNC)
(Transparent)
(Ethernet)
0x11A0A
Reserved
—
16 bits
—
—
0x11A0C
SCC1 transmit-on-demand register (TODR1)
R/W
16 bits
0x0000
0x11A0E
SCC1 data synchronization register (DSR1)
R/W
16 bits
0x7E7E
0x11A10
SCC1 event register (SCCE1)
R/W
16 bits
0x0000
(UART)
(HDLC)
(BISYNC)
(Transparent)
(Ethernet)
0x11A14
SCC1 mask register (SCCM1)
R/W
16 bits
0x0000
0x11A16
Reserved
—
8 bits
—
—
Table 3-1. Internal Memory Map (continued)
Address
(offset)
Register
R/W
Size
Reset
Section/Page