beautypg.com

15 exit2-ir state, 16 update-ir state, 15exit2-ir state – Intel CONTROLLERS 413808 User Manual

Page 789: 16update-ir state

background image

Intel

®

413808 and 413812 I/O Controllers in TPER Mode

October 2007

Developer’s Manual

Order Number: 317805-001US

789

Test Logic Unit and Testability—Intel

®

413808 and 413812

18.2.2.15 Exit2-IR State

This is a temporary state.
All test data registers selected by the current instruction retain their previous value

during this state. The instruction does not change while the TAP controller is in this

state.
Transition to next state: When

TMS

is held high during the next rising edge of

TCK

, the

controller enters the Update-IR state and the scanning process terminates. When

TMS

is held low during the next rising edge of

TCK

, the controller re-enters the Shift-IR

state

18.2.2.16 Update-IR State

The instruction shifted into the instruction register is latched onto the parallel output

from the shift-register path on the falling edge of

TCK

. Once latched, the new

instruction becomes the current instruction.
All test data registers selected by the current instruction retain their previous values in

this state.
Transition to next state: When

TMS

remains high on the rising edge of

TCK

, then the

controller moves to the Select-DR state, else the controller moves to the Run-Test/Idle

state.