P_rstout, P_clkout, P_clko[3:0 – Intel CONTROLLERS 413808 User Manual
Page 5: Cr_freq[1:0
Intel
®
413808 and 413812 I/O Controllers in TPER Mode
October 2007
Developer’s Manual
Order Number: 317805-001US
5
Contents—Intel
®
413808 and 413812
2.7.5.1 Master Aborts for Outbound Read or Write Request ..................... 109
2.7.5.2 Inbound Read Completion or Inbound Configuration Write Completion
2.7.5.3 Master-Aborts Signaled by the ATU as a Target........................... 110
Uncorrectable Address Errors ...........................................110
Internal Bus Master-Abort ................................................. 110
2.7.6.1 Target Aborts for Outbound Read Request or Outbound Write Request.
2.7.6.2 Inbound Read Completion or Inbound Configuration Write Completion
2.7.6.3 Target-Aborts Signaled by the ATU as a Target........................... 112
Internal Bus Master Abort..................................................112
Internal Bus Target Abort ..................................................112
Inbound EROM Memory Write .......................................... 112
2.7.7 Corrupted or Unexpected Split Completions ............................................. 113
2.7.7.1 Completer Address.................................................................. 113
2.7.7.2 Completer Attributes ............................................................... 113
2.7.9.1 Master Abort on the Internal Bus .............................................. 115
Inbound Write Request...................................................... 115
Inbound Read Request ..................................................... 116
2.7.9.2 Target Abort on the Internal Bus............................................... 117
Conventional Mode ........................................................... 117
PCI-X Mode .......................................................................117
2.7.9.3 Parity Error on the Internal Bus ................................................ 118
Conventional Mode ........................................................... 118
PCI-X Mode .......................................................................118
2.10.1 Configuring Vital Product Data Operation................................................. 127
2.10.2.1 Reading Vital Product Data....................................................... 128
2.10.2.2 Writing Vital Product Data........................................................ 129
P_RSTOUT#
)...................................................................... 132
P_CLKOUT
,
P_CLKO[3:0]
) ...................................... 132
2.12.5 External Clock Driver (
CR_FREQ[1:0]
) .................................................. 133
2.14.5 ATU Command Register - ATUCMD ......................................................... 148