beautypg.com

Address translation unit (pci express)—intel, Bit default description, Intel – Intel CONTROLLERS 413808 User Manual

Page 309

background image

Intel

®

413808 and 413812 I/O Controllers in TPER Mode

October 2007

Developer’s Manual

Order Number: 317805-001US

309

Address Translation Unit (PCI Express)—Intel

®

413808 and 413812

3.17.17 Inbound ATU Upper Base Address Register 1 - IAUBAR1

This register contains the upper base address when decoding PCI addresses beyond 4

GBytes. Together with the Translation Base Address this register defines the actual

location the translation function is to respond to when addressed from the PCI Express

Link for addresses > 4GBytes (for DACs).
The programmed value within the base address register must comply with the PCI

programming requirements for address alignment. Refer to the PCI Local Bus

Specification, Revision 2.3 for additional information on programming base address

registers.

Note:

When the Type indicator of IABAR1 is set to indicate 32 bit addressability, the IAUBAR1

register attributes are read-only. By default the IAUBAR1 register has read-only

attributes. Prior to changing the Type Indicator in the IABAR1 to support 32-bit

addressability, the IAUBAR1 must be written with zero unless it already contains zero.

Zero is the default value for IAUBAR1.

Table 157. Inbound ATU Upper Base Address Register 1 - IAUBAR1

Bit

Default

Description

31:0

00000H

Translation Upper Base Address 1 - Together with the Translation Base Address 1 these bits define the

actual location for this memory window on the PCI Express Link for addresses > 4GBytes.

PCI

IOP

Attributes

Attributes

28

24

20

16

12

8

4

0

31

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

Attribute Legend:

RV = Reserved

PR = Preserved

RS = Read/Set

RW = Read/Write

RC = Read Clear

RO = Read Only

NA = Not Accessible

Internal Bus Address Offset

+01CH