beautypg.com

67 inbound atu translate value register 3 - iatvr3, 67inbound atu translate value register 3 - iatvr3, 94 inbound atu translate value register 3 - iatvr3 – Intel CONTROLLERS 413808 User Manual

Page 207: Address translation unit (pci-x)—intel, Bit default description, Intel

background image

Intel

®

413808 and 413812 I/O Controllers in TPER Mode

October 2007

Developer’s Manual

Order Number: 317805-001US

207

Address Translation Unit (PCI-X)—Intel

®

413808 and 413812

2.14.67 Inbound ATU Translate Value Register 3 - IATVR3

The Inbound ATU Translate Value Register 3 (IATVR3) in conjunction with the

“Inbound

ATU Upper Translate Value Register 3 - IAUTVR3” on page 207

contain bits 35 to 12 of

the internal bus address used to convert PCI bus addresses. The converted address is

driven on the internal bus as a result of the inbound ATU address translation.

2.14.68 Inbound ATU Upper Translate Value Register 3 - IAUTVR3

The Inbound ATU Upper Translate Value Register 3 (IAUTVR3) in conjunction with the

“Inbound ATU Translate Value Register 3 - IATVR3” on page 207

contain bits 35 to12 of

the internal bus address used to convert PCI bus addresses. The converted address is

driven on the internal bus as a result of the inbound ATU address translation.

Table 94. Inbound ATU Translate Value Register 3 - IATVR3

Bit

Default

Description

31:12

00000H

Inbound ATU Translation Value 3 - Bits 31 to 12 of internal bus address used to convert the PCI address

to internal bus addresses. This value must be naturally aligned with the IABAR3 register’s programmed

value (see

Section 2.14.23, “Determining Block Sizes for Base Address Registers” on page 164

).

11:01

000H

Reserved

00

0

Big Endian Byte Swap enable - When set the ATU performs a byte swap on all PCI read/write

transactions through BAR3. When clear, no swap is performed. Refer to

Section 2.3, “Big Endian Byte

Swapping” on page 78

for more details.

PCI

IOP

Attributes

Attributes

28

24

20

16

12

8

4

0

31

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rw

rw

Attribute Legend:

RV = Reserved

PR = Preserved

RS = Read/Set

RW = Read/Write

RC = Read Clear

RO = Read Only

NA = Not Accessible

Register Offset

+20CH

Table 95. Inbound ATU Upper Translate Value Register 3 - IAUTVR3

Bit

Default

Description

31:04

000 0000H Reserved

3:0

0H

Inbound Upper ATU Translation Value 3 - This value represents bits 35 to 32 of the internal bus address

used to convert the PCI address to internal bus addresses.

PCI

IOP

Attributes

Attributes

28

24

20

16

12

8

4

0

31

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rw

rw

rw

rw

rw

rw

rw

rw

Attribute Legend:

RV = Reserved

PR = Preserved

RS = Read/Set

RW = Read/Write

RC = Read Clear

RO = Read Only

NA = Not Accessible

Register Offset

+210H