Intel CONTROLLERS 413808 User Manual
Page 28
Intel
®
413808 and 413812—Contents
Intel
®
413808 and 413812 I/O Controllers in TPER Mode
Developer’s Manual
October 2007
28
Order Number: 317805-001US
227 Power Budgeting Enhanced Capability Header - PWRBGT_CAPID...................................367
231 Power Budgeting Information Registers[0:23]—PWRBGT_INFO[0:23]............................370
234 Outbound Upper Memory Window Base Address Register 0 - OUMBAR0 ........................373
235 Outbound Upper 32-bit Memory Window Translate Value Register 0- OUMWTVR0............374
236 Outbound Upper Memory Window Base Address Register 1 - OUMBAR1 ........................375
237 Outbound Upper 32-bit Memory Window Translate Value Register 1- OUMWTVR1............376
238 Outbound Upper Memory Window Base Address Register 2- OUMBAR2 .........................377
239 Outbound Upper 32-bit Memory Window Translate Value Register 2- OUMWTVR2............378
240 Outbound Upper Memory Window Base Address Register 3 - OUMBAR3 ........................379
241 Outbound Upper 32-bit Memory Window Translate Value Register 3- OUMWTVR3............380
250 Outbound Vendor Defined Message Header Register0 - OVMHR0...................................388
251 Outbound Vendor Defined Message Header Register 1 - OVMHR1..................................389
252 Outbound Vendor Defined Message Header Register 2 - OVMHR2..................................390
253 Outbound Vendor Defined Message Header Register 3 - OVMHR3..................................390