beautypg.com

32 interrupt priority register 7 - ipr7, Table 414. interrupt priority register 7 - ipr7, 32interrupt priority register 7 — ipr7 – Intel CONTROLLERS 413808 User Manual

Page 626: 414 interrupt priority register 7 — ipr7, 32 interrupt priority register 7 — ipr7

background image

Intel

®

413808 and 413812—Interrupt Controller Unit

Intel

®

413808 and 413812 I/O Controllers in TPER Mode

Developer’s Manual

October 2007

626

Order Number: 317805-001US

10.7.32 Interrupt Priority Register 7 — IPR7

The Interrupt Priority Register 7 is a 32-bit Coprocessor 6 control register used to

assign a priority level to interrupt sources 127 down to 112. The IPR7 control register is

used to assign one of 4 priority levels to each interrupt source independent of the

INTSTR[3:0] registers:

When interrupt vector generation is enabled and there are multiple requests pending

either in the FINTSRC[3:0] or the IINTSRC[3:0] registers, the highest priority vectors

pending for either FIQ or IRQ are presented in the FINTVEC or IINTVEC respectively.

Note:

When multiple interrupts at the same priority level are pending for either FIQ or IRQ,

the vector is selected according to a fixed priority based on bit location. Highest order

bit is first.

00

2 —

High Priority

01

2 —

Medium/High Priority

10

2 —

Medium/Low Priority

11

2 —

Low Priority

Table 414. Interrupt Priority Register 7 — IPR7

Bit

Default

Description

31:30

00

2

HPI Interrupt Priority

29:04 0000 0000H Reserved.

03:02

00

2

Inbound MSI Interrupt Priority.

01:00

00

2

TPMI MSI-X Table Write Interrupt Priority.

Memory

Coprocessor

Attributes

Attributes

28

24

20

16

12

8

4

0

31

rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw

na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na

Attribute Legend:

RV = Reserved

PR = Preserved

RS = Read/Set

RW = Read/Write

RC = Read Clear

RO = Read Only

NA = Not Accessible

Intel XScale

®

processor Coprocessor address

CP6, Page 8, Register 7