beautypg.com

6 slave address register (sar) – Renesas SH7641 User Manual

Page 536

background image

Section 16 I

2

C Bus Interface 2 (IIC2)

Rev. 4.00 Sep. 14, 2005 Page 486 of 982

REJ09B0023-0400

Bit Bit

Name

Initial
Value R/W

Description

1 AAS 0 R/W

Slave

Address Recognition Flag

In slave receive mode, this flag is set to 1 if the first
frame following a start condition matches bits SVA6 to
SVA0 in SAR.

[Setting conditions]

• When the slave address is detected in slave receive

mode

• When the general call address is detected in slave

receive mode.

[Clearing condition]

• When 0 is written in AAS after reading AAS=1

0

ADZ

0

R/W

General Call Address Recognition Flag

This bit is valid in I

2

C bus format slave receive mode.

[Setting condition]

• When the general call address is detected in slave

receive mode

[Clearing condition]

• When 0 is written in ADZ after reading ADZ=1

16.3.6

Slave Address Register (SAR)

SAR is an 8-bit readable/writable register that selects the communications format and sets the
slave address. In slave mode with the I

2

C bus format, if the upper seven bits of SAR match the

upper seven bits of the first frame received after a start condition, this module operates as the slave
device. SAR is initialized to H'00 by a power-on reset.

Bit Bit

Name

Initial
Value R/W Description

7 to 1

SVA6 to SVA0 All 0

R/W

Slave Address 6 to 0

These bits set a unique address in bits SVA6 to SVA0,
differing form the addresses of other slave devices
connected to the I

2

C bus.

0 FS

0

R/W

Format

Select

0: I

2

C bus format is selected

1: Clocked synchronous serial format is selected

This manual is related to the following products: