Table 8-32, Super io configuration index register, Table 8-33 – Artesyn ATCA-8310 Installation and Use (May 2014) User Manual
Page 268: Super io configuration data register, Cpld and fpga

CPLD and FPGA
ATCA-8310 Installation and Use (6806800M72E)
268
8.2.2.1.4 Super IO Configuration Registers
After an LPC Reset (PCI_RST_ is asserted) or "Power Up Reset", the Super IO is in the Run Mode
with the UART units disabled. They may be configured using the LPC IO Address Range SIW
(INDEX and DATA) by placing the Super IO into Configuration Mode. The BIOS uses these
configuration addresses to initialize the logical devices at POST. The INDEX and DATA
addresses are only valid when the Super IO is in Configuration State. The INDEX and DATA
addresses are effective only when the Super IO is in the Configuration State. When the Super
IO is not in the Configuration State, reads return 0xFF and write data is ignored.
Entering the Configuration State
The device enters the Configuration State by the following contiguous sequence:
1. Write 80H to Configuration Index Port.
2. Write 86H to Configuration Index Port.
Exiting the Configuration State
The device exits the Configuration State by the following contiguous sequence:
1. Write 68 to Configuration Index Port.
2. Write 08 to Configuration Index Port.
Configuration Mode
The system sets the logical device information and activates desired logical devices trough the
Table 8-32 Super IO Configuration Index Register
LPC I/O Address: 0x4E
Bit
Description
Default
Access
7:0
INDEX. Configuration Index.
0xff
GPP: r/w
Table 8-33 Super IO Configuration Data Register
LPC I/O Address: 0x4F
Bit
Description
Default
Access
7:0
DATA Configuration Data.
0xff
GPP: r/w