Motorola MPC8260 User Manual
Page 14

xiv
MPC8260 PowerQUICC II UserÕs Manual
MOTOROLA
CONTENTS
Paragraph
Number
Title
Page
Number
Repeat Execution of Current RAM Word (REDO) ............................10-76
Data Valid and Data Sample Control .......................................................10-77
Extended Hold Time on Read Accesses ..................................................10-79
UPM DRAM Configuration Example..........................................................10-79
Differences between MPC8xx UPM and MPC8260 UPM ..........................10-80
Memory System Interface Example Using UPM .............................................10-81
Handling Devices with Slow or Variable Access Times................................10-100
Hierarchical Bus Interface Example...........................................................10-100
External Master Support (60x-Compatible Mode).........................................10-101
60x-Compatible External Masters ..............................................................10-101
MPC8260-Type External Masters ..............................................................10-101
Extended Controls in 60x-Compatible Mode.............................................10-101
Using BNKSEL SIgnals in Single-MPC8260 Bus Mode ..........................10-102
Address Incrementing for External Bursting Masters ................................10-102
Example of External Master Using the SDRAM Machine ....................10-104
System Requirements When Using the L2 Cache Interface...............................11-7