Motorola MPC8260 User Manual
Page 12

xii
MPC8260 PowerQUICC II UserÕs Manual
MOTOROLA
CONTENTS
Paragraph
Number
Title
Page
Number
Address and Address Space Checking ...........................................................10-8
Error Checking and Correction (ECC) ...........................................................10-9
Transfer Error Acknowledge (TEA) Generation............................................10-9
Machine Check Interrupt (MCP) Generation .................................................10-9
External Memory Controller Support...........................................................10-11
External Address Latch Enable Signal (ALE)..............................................10-11
Partial Data Valid Indication (PSDVAL).....................................................10-12
10.3.1
x
) ...................................................................................10-14
60x SDRAM Mode Register (PSDMR) .......................................................10-21
Local Bus SDRAM Mode Register (LSDMR) ............................................10-24
Machine A/B/C Mode Registers (MxMR) ...................................................10-26
Memory Data Register (MDR).....................................................................10-28
Memory Address Register (MAR) ...............................................................10-29
60x Bus-Assigned UPM Refresh Timer (PURT) .........................................10-30
Local Bus-Assigned UPM Refresh Timer (LURT)......................................10-30
60x Bus-Assigned SDRAM Refresh Timer (PSRT) ....................................10-31
Local Bus-Assigned SDRAM Refresh Timer (LSRT).................................10-32
Memory Refresh Timer Prescaler Register (MPTPR) .................................10-32
60x Bus Error Status and Control Registers (TESCRx)...............................10-33
Local Bus Error Status and Control Registers (L_TESCRx) .......................10-33
Supported SDRAM Configurations .............................................................10-35
SDRAM Power-On Initialization .................................................................10-35
JEDEC-Standard SDRAM Interface Commands .........................................10-35
Page-Mode Support and Pipeline Accesses .................................................10-36