beautypg.com

8 notes on using 512k-bit flash memory, Notes on using 512k-bit flash memory – FUJITSU F2MCTM-16LX User Manual

Page 566

background image

550

CHAPTER 24 512K-BIT FLASH MEMORY

24.8

Notes on Using 512K-bit Flash Memory

This section contains notes on using 512K-bit flash memory.

Notes on Using Flash Memory

Input of a hardware reset (RST)

To input a hardware reset when the automatic algorithm has not been started and reading is in progress, a

minimum "L" level width of 500 ns must be maintained. In this case, a maximum of 500 ns is required until

data can be read from the flash memory after a hardware reset has been activated.

Similarly, to input a hardware reset when the automatic algorithm has been activated and writing or erasing

is in progress, a minimum "L" level width of 500 ns must be maintained. In this case, 20

µs are required

until data can be read after the operation for initializing the flash memory has terminated.

When a hardware reset is performed during writing, the data being written is undefined.

Canceling of a software reset and watchdog timer reset

When the flash memory is being written to or erased with CPU access and if reset conditions occur while

the automatic algorithm is active, the CPU may run out of control. This occurs because these reset

conditions cause the automatic algorithm to continue without initializing the flash memory unit, possibly

preventing the flash memory unit from entering the read state when the CPU starts the sequence after the

reset has been deasserted. These reset conditions must be disabled during writing to or erasing of the flash

memory.

Program access to flash memory

When the automatic algorithm is operating, read access to the flash memory is disabled. With the memory

access mode of the CPU set to internal ROM mode, writing or erasing must be started after the program

area is switched to another area such as RAM.

Extended intelligent I/O service (EI

2

OS)

Because write and erase interrupts issued to the CPU from the flash memory interface circuit cannot be

accepted by the EI

2

OS, they should not be used.