beautypg.com

2 pci performance, Pci performance – Avago Technologies LSI53C1010R User Manual

Page 26

background image

1-8

Introduction

Version 2.2

Copyright © 2000–2003 by LSI Logic Corporation. All rights reserved.

Includes 8 Kbytes of internal RAM for SCRIPTS instruction storage
for each SCSI channel.

Supports 31 levels of SCSI synchronous offset in the
Single Transition (ST) mode and 62 levels in the DT mode.

Supports variable block size and scatter/gather data transfers.

Performs sustained Memory-to-Memory DMA transfers to
approximately 100 Mbytes/s.

Minimizes the SCSI I/O start latency.

Performs complex bus sequences without interrupts, including
restoring data pointers.

Reduces Interrupt Service Routine (ISR) overhead through a unique
interrupt status reporting method.

Includes SCSI Interrupt Steering Logic (SISL) for RAID Ready SCSI
on mainboard applications with a separate interrupt for routing to a
RAID adapter.

Supports Load/Store SCRIPTS instructions to increase the
performance of data transfers to and from the chip registers without
using PCI cycles.

Includes SCRIPTS support of 64-bit addressing.

Supports target disconnect and later reconnect with no interrupt to
the system processor.

Supports multithreaded I/O algorithms in SCSI SCRIPTS with fast
I/O context switching.

Supports expanded Register Move instruction to support additional
arithmetic capability.

1.6.2 PCI Performance

The LSI53C1010R:

Complies with PCI 2.2 specification.

Supports a 64-bit/66 MHz PCI interface for 528 Mbyte/s bandwidth that:

Can function in a 32-bit or 64-bit PCI slot

Operates at 33 or 66 MHz