Mii management write data register, Register bit assignment – Digi NS9750 User Manual
Page 386
![background image](/manuals/75506/386/background.png)
E t h e r n e t C o n t r o l a n d S t a t u s r e g i s t e r s
3 6 2
N S 9 7 5 0 H a r d w a r e R e f e r e n c e
MII Management Write Data register
Address: A060 042C
Register bit assignment
D12:08
R/W
DADR
0x00
MII PHY device address
Represents the 5-bit PHY device address field for
management cycles. Up to 32 different PHY devices
can be addressed.
D07:05
N/A
Reserved
N/A
N/A
D04:00
R/W
RADR
0x00
MII PHY register address
Represents the 5-bit PHY register address field for
management cycles. Up to 32 registers within a single
PHY device can be addressed.
Bits
Access
Mnemonic
Reset
Description
Table 220: MII Management Address register
Bits
Access
Mnemonic
Reset
Description
D31:16
N/A
Reserved
N/A
N/A
D15:00
R/W
MWTD
0x0000
MII write data
When this register is written, an MII Management
write cycle is performed using this 16-bit data along
with the preconfigured PHY device and PHY register
addresses defined in the MII Management Address
register (see page 361). The write operation completes
when the BUSY bit in the MII Management
Indicators register (see page 363) returns to 0.
Table 221: MII Management Write Data register
Reserved
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
MWTD