Zilog EZ80F916 User Manual
Page 72
eZ80
®
CPU
User Manual
UM007715-0415
CPU Instruction Set
63
IND2
(HL) ({00h, BC[15:0]})
B B – 1
C C – 1
HL HL – 1
ED 8C
— * — —
* —
IND2R
repeat {
(HL) ({00h, DE[15:0]})
BC BC – 1
DE DE – 1
HL HL – 1
} while BC 0
ED 9C
— 1 — —
* —
INDM
(HL) ({0000h, C})
B B – 1
C C – 1
HL HL – 1
ED 8A
X * X
X
* X
INDMR
repeat {
(HL) ({0000h, C})
B B – 1
C C – 1
HL HL – 1
} while B 0
ED 9A
— 1 — —
* —
INDR
repeat {
(HL) ({00h, BC[15:0]})
B B – 1
HL HL – 1
} while B 0
ED BA
— 1 — —
* —
Table 37. Instruction Summary (Continued)
Instruction and Operation
Address Mode
Opcode(s)
(Hex)
Flags Affected
Dest Source
S
Z
H
P/V
N
C
Note: *This flag value is a function of the result of the affected operation.
— = No Change.
0 = Set to 0.
1 = Set to 1.
V = Set to 1 if overflow occurs.
X = Undetermined.
P = Set to the parity of the result (0 if odd parity, 1 if even parity).
IEF2 = The value of Interrupt Enable Flag 2.