beautypg.com

3 input sampling and a/d conversion time, Includes t, And the input sampling time (t – Renesas H8S/2111B User Manual

Page 455: The length of t, Figure 16.3 a/d conversion timing

background image

Rev. 1.00, 05/04, page 421 of 544

16.4.3

Input Sampling and A/D Conversion Time

The A/D converter has a built-in sample-and-hold circuit. The A/D converter samples the analog
input when the A/D conversion start delay time (t

D

) passes after the ADST bit in ADCSR is set to

1, then starts A/D conversion. Figure 16.3 shows the A/D conversion timing. Table 16.3 indicates
the A/D conversion time.

As indicated in figure 16.3, the A/D conversion time (t

CONV

) includes t

D

and the input sampling time

(t

SPL

). The length of t

D

varies depending on the timing of the write access to ADCSR. The total

conversion time therefore varies within the ranges indicated in table 16.3.

In scan mode, the values given in table 16.3 apply to the first conversion time. In the second and
subsequent conversions, the conversion time is 256 state (fixed) when CKS = 0 and 128 states
(fixed) when CKS = 1.

φ

Address

Write signal

Input sampling
timing

ADF

[Legend]
(1):

ADCSR write cycle

(2): ADCSR

address

t

D

:

A/D conversion start delay

t

SPL

:

Input sampling time

t

CONV

:

A/D conversion time

(1)

(2)

t

D

t

SPL

t

CONV

Figure 16.3 A/D Conversion Timing

This manual is related to the following products: