Avago Technologies LSI53C1000R User Manual
Page 383

Index
IX-11
instruction type
opcode
relative addressing mode
select with ATN/
set/clear carry
set/clear SACK/
set/clear SATN/
set/clear target mode
start address
table indirect mode
I/O instructions
instruction prefetch
internal RAM
interrupt instruction
interrupt instruction received (SIR)
,
interrupt on the fly instruction
jump instruction
load and store
byte count
DSA relative
instruction type
instructions
load/store
memory I/O address and DSA offset
no flush
register address
memory move
DSPS register
instruction type
no flush
TEMP register
transfer count
operation
overview
phase mismatch handling
processor
internal RAM for instruction storage
performance
RAM
,
read/write
A[6:0]
destination address
immediate data
instruction type
opcode
operator
upper register address line [A7]
use data8/SFBR
reselect instruction
return instruction
running (SRUN)
select instruction
set instruction
transfer control
32/64-bit jump
carry test
compare data
compare phase
data compare mask
data compare value
instruction type
interrupt-on-the-fly
jump address
jump if true/false
jump64 address
opcode
relative addressing
SCSI Phase
wait for valid phase
wait disconnect instruction
wait select instruction
SCSI
activity LED
asynchronous receive
asynchronous send
ATN condition - target mode (M/A)
bit mode change (SBMC)
bus control lines (SBCL)
bus data lines (SBDL)
bus interface
bus mode change (SBMC)
byte count (SBC)
C_D/ signal (C_D)
chip ID (SCID)
clock
clock quadrupler
control enable (SCE)
control four (SCNTL4)
control one (SCNTL1)
control three (SCNTL3)
,
control two (SCNTL2)
control zero (SCNTL0)
cumulative byte count
destination ID (SDID)
disconnect unexpected (SDU)
encoded destination ID
first byte received (SFBR)
function A GPIO signals
functional description
gross error (SGE)
hysteresis of receivers
I/O instructions
I_O/ signal (I_O)
input data latch (SIDL)
input filtering
instructions