beautypg.com

Normal/fast memory – Avago Technologies LSI53C1000R User Manual

Page 336

background image

6-54

Specifications

Version 2.2

Copyright © 2000–2003 by LSI Logic Corporation. All rights reserved.

Figure 6.30 Normal/Fast Memory (

128 Kbytes) Multiple Byte Access Write Cycle

CLK

(Driven by System)

PAR

IRDY/

(Driven by Master)

TRDY/

(Driven by LSI53C1000R)

STOP/

(Driven by LSI53C1000R)

DEVSEL/

(Driven by LSI53C1000R)

AD[31:0]

C_BE[3:0]/

(Driven by Master)

FRAME/

(Driven by Master)

MAD

(Driven by LSI53C1000R)

MAS1/

(Driven by LSI53C1000R)

MAS0/

(Driven by LSI53C1000R)

MCE/

(Driven by LSI53C1000R)

MOE/

(Driven by LSI53C1000R)

MWE/

(Driven by LSI53C1000R)

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

In

Addr

CMD

In

High Order

Address

Order

Address

Middle

Order

Address

Low

Data Out

Data

In

Byte

Enable

In

(Driven by Master)

(Driven by Master)

This manual is related to the following products: