beautypg.com

Table 6.17 pci configuration register read, Figure6.11 pci configuration register read, Pci configuration register read – Avago Technologies LSI53C1000R User Manual

Page 298

background image

6-16

Specifications

Version 2.2

Copyright © 2000–2003 by LSI Logic Corporation. All rights reserved.

Figure 6.11 PCI Configuration Register Read

Table 6.17

PCI Configuration Register Read

Symbol

Parameter

66 MHz PCI

33 MHz PCI

Unit

Min

Max

Min

Max

t

1

Shared signal input setup time

3

7

ns

t

2

Shared signal input hold time

0

0

ns

t

3

CLK to shared signal output valid

2

6

2

11

ns

Data Out

Byte Enable

Addr In

CMD

t

2

In

Out

t

1

t

2

t

1

t

3

t

2

t

1

t

1

t

2

t

2

t

3

t

3

t

2

t

1

t

3

t

2

t

1

CLK

(Driven by System)

FRAME/

(Driven by System)

AD[31:0]

(Driven by Master-Addr;

LSI53C1000R-Data)

C_BE[3:0]/

(Driven by Master)

PAR

(Driven by Master-Addr;

LSI53C1000R-Data)

IRDY/

(Driven by Master)

TRDY/

(Driven by LSI53C1000R)

STOP/

(Driven by LSI53C1000R)

DEVSEL/

(Driven by LSI53C1000R)

IDSEL

(Driven by Master)

This manual is related to the following products: