beautypg.com

Normal/fast memory – Avago Technologies LSI53C1000R User Manual

Page 334

background image

6-52

Specifications

Version 2.2

Copyright © 2000–2003 by LSI Logic Corporation. All rights reserved.

Figure 6.29 Normal/Fast Memory (

128 Kbytes) Multiple Byte Access Read Cycle

CLK

(Driven by System)

PAR

(Driven by LSI53C1000R-

IRDY/

(Driven by Master)

TRDY/

(Driven by LSI53C1000R)

STOP/

(Driven by LSI53C1000R)

DEVSEL/

(Driven by LSI53C1000R)

AD[31:0]

(Driven by LSI53C1000R-

C_BE[3:0]/

(Driven by Master)

FRAME/

(Driven by Master)

Master-Addr; Data)

Master-Addr;-Data)

MAD

(Addr Driven by LSI53C1000R

MAS1/

(Driven by LSI53C1000R)

MAS0/

(Driven by LSI53C1000R)

MCE/

(Driven by LSI53C1000R)

MOE/

(Driven by LSI53C1000R)

MWE/

(Driven by LSI53C1000R)

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

In

Addr

CMD

Byte Enable

In

Data Driven by Memory)

High Order

Address

Order

Address

Middle

Order

Address

Low

This manual is related to the following products: