Ix-2 index – Avago Technologies LSI8751D User Manual
Page 306
![background image](https://www.manualsdir.com/files/864550/content/doc306.png)
IX-2
Index
DIF bit
differential mode
DIFFSENS
direction control pins
operation
SCSI differential mode bit
DIFFSENS SCSI signal
disable halt on parity error or ATN
disable single initiator response bit
DMA byte counter register
DMA command register
DMA control register
DMA core
DMA direction bit
DMA FIFO bits
DMA FIFO empty bit
DMA FIFO register
DMA FIFO size bit
DMA interrupt enable register
DMA interrupt pending bit
DMA mode register
DMA next address register
DMA SCRIPTS pointer register
DMA SCRIPTS pointer save register
DMA status register
DMODE register
DNAD register
DSA register
DSP register
DSPS register
DSTAT register
E
enable parity checking bit
enable read line bit
enable read multiple bit
enable response to reselection bit
enable response to selection bit
enable wide SCSI bit
encoded chip SCSI ID
encoded destination SCSI ID bit
encoded destination SCSI ID bits
extend SREQ/SACK filtering bit
external memory interface
configuration
flash ROM updates
GPIO4 bit
multiple byte accesses
slow memory
system requirements
extra clock cycle of data setup bit
F
fetch enable
fetch pin mode bit
FIFO byte control bits
FIFO flags bits
,
flush DMA FIFO bit
FMT
function complete bit
,
G
general purpose pin control register
general purpose register
general purpose timer expired bit
general purpose timer period bits
general purpose timer scale factor bit
GPCNTL register
GPIO enable bit
GPIO[4:0] bits
GPREG register
H
halt SCSI clock bit
handshake-to-handshake timer bus activity enable bit
handshake-to-handshake timer expired bit
handshake-to-handshake timer period bit
high impedance mode bit
I
I/O instructions
illegal instruction detected bit
immediate arbitration bit
input
instruction prefetching
prefetch enable bit
prefetch flush bit
prefetch unit flushing
instructions
block move
I/O
load and store
memory move
read/write
transfer control
internal RAM, see also SCRIPTS RAM
interrupt status register
interrupt-on-the-fly bit
interrupts
fatal vs. nonfatal interrupts
halting
IRQ disable bit
masking
sample interrupt service routine
stacked interrupts
IRQ disable bit
IRQ mode bit
ISTAT register
J
JTAG support
L
last disconnect bit
latched SCSI parity bit
latched SCSI parity for SD[15:8] bit
load and store instructions
no flush option
prefetch unit and store instructions
lost arbitration bit
LSI53C700 family compatibility bit