beautypg.com

Avago Technologies LSI8751D User Manual

Page 187

background image

5-71

SLT

Selection Response Logic Test

3

This bit is set when the LSI53C875 is ready to be
selected or reselected. This does not take into account
the bus settle delay of 400 ns. This bit is used for
functional test and fault purposes.

ART

Arbitration Priority Encoder Test

2

This bit is always set when the LSI53C875 exhibits the
highest priority ID asserted on the SCSI bus during
arbitration. It is primarily used for chip level testing, but it
may be used during low level mode operation to
determine if the LSI53C875 has won arbitration.

SOZ

SCSI Synchronous Offset Zero

1

This bit indicates that the current synchronous
SREQ/SACK offset is zero. This bit is not latched and
may change at any time. It is used in low level
synchronous SCSI operations. When this bit is set, the
LSI53C875, functioning as an initiator, is waiting for the
target to request data transfers. If the LSI53C875 is a
target, then the initiator has sent the offset number of
acknowledges.

SOM

SCSI Synchronous Offset Maximum

0

This bit indicates that the current synchronous
SREQ/SACK offset is the maximum specified by bits [3:0]
in the

SCSI Transfer (SXFER)

register. This bit is not

latched and may change at any time. It is used in low
level synchronous SCSI operations. When this bit is set,
the LSI53C875, as a target, is waiting for the initiator to
acknowledge the data transfers. If the LSI53C875 is an
initiator, then the target has sent the offset number of
requests.

This manual is related to the following products: