beautypg.com

Avago Technologies LSI8751D User Manual

Page 164

background image

5-48

SCSI Operating Registers

set in BL[1:0]) during normal operation. The fairness
delay is not inserted during PCI retry cycles. This gives
the CPU and other bus master devices the opportunity to
access the PCI bus between bursts.

SIOM

Source I/O-Memory Enable

5

This bit is defined as an I/O Memory Enable bit for the
source address of a Memory Move or Block Move
Command. If this bit is set, then the source address is in
I/O space; and if cleared, then the source address is in
memory space.

This function is useful for register-to-memory operations
using the Memory Move instruction when the LSI53C875
is I/O mapped. Bits 4 and 5 of the

Chip Test Two

(CTEST2)

register are used to determine the

configuration status of the LSI53C875.

DIOM

Destination I/O-Memory Enable

4

This bit is defined as an I/O Memory Enable bit for the
destination address of a Memory Move or Block Move
Command. If this bit is set, then the destination address
is in I/O space; and if cleared, then the destination
address is in memory space.

This function is useful for memory- to- register operations
using the Memory Move instruction when the LSI53C875
is I/O mapped. Bits 4 and 5 of the

Chip Test Two

(CTEST2)

register are used to determine the

configuration status of the LSI53C875.

BL2

(CTEST5 Bit 2)

BL1

BL0

Burst Length

Transfers

0

0

0

2

0

0

1

4

0

1

0

8

0

1

1

16

1

0

0

32

1

1

0

1

64

1

1

1

0

128

1

1

1

1

Reserved

1. Only valid if the FIFO size is set to 536 bytes.

This manual is related to the following products: