beautypg.com

Table 6.17 pci configuration register read, Figure6.11 pci configuration register read, Pci configuration register read – Avago Technologies LSI53C896 User Manual

Page 284: Through

background image

6-16

Specifications

Version 3.3

Copyright © 1998–2003 by LSI Logic Corporation. All rights reserved.

Figure 6.11 PCI Configuration Register Read

Table 6.17

PCI Configuration Register Read

Symbol

Parameter

Min

Max

Unit

t

1

Shared signal input setup time

7

ns

t

2

Shared signal input hold time

0

ns

t

3

CLK to shared signal output valid

11

ns

Data Out

Byte Enable

Addr In

t

2

In

Out

t

1

t

2

t

1

t

3

t

2

t

1

t

1

t

2

t

2

t

3

t

3

t

2

t

1

t

3

t

2

t

1

CLK

(Driven by System)

FRAME/

(Driven by System)

AD[31:0]

(Driven by Master-Addr;

LSI53C896-Data)

C_BE[3:0]/

(Driven by Master)

PAR

(Driven by Master-Addr;

LSI53C896-Data)

IRDY/

(Driven by Master)

TRDY/

(Driven by LSI53C896)

STOP/

(Driven by LSI53C896)

DEVSEL/

(Driven by LSI53C896)

IDSEL

(Driven by Master)

CMD