beautypg.com

1 first dword, Figure5.15 load/store instruction – first dword, First dword – Avago Technologies LSI53C896 User Manual

Page 266: Load/store instruction – first dword

background image

5-38

SCSI SCRIPTS Instruction Set

Version 3.3

Copyright © 1998–2003 by LSI Logic Corporation. All rights reserved.

boundaries. The memory address may not map back to the chip,
excluding RAM and ROM. If it does, a PCI read/write cycle occurs
(the data does not transfer to/from the chip), and the chip issues an
interrupt (Illegal Instruction Detected) immediately following.

The SIOM and DIOM bits in the

DMA Mode (DMODE)

register determine

whether the destination or source address of the instruction is in Memory
space or I/O space, as illustrated in the following table. The Load/Store
utilizes the PCI commands for I/O read and I/O write to access the
I/O space.

5.7.1 First Dword

Figure 5.15 Load/Store Instruction – First Dword

IT[2:0]

Instruction Type

[31:29]

These bits should be 0b111, indicating the Load/Store
instruction.

DSA

DSA Relative

28

When this bit is cleared, the value in the

DMA SCRIPTS Pointer Save (DSPS)

is the actual 32-bit

memory address that performs the Load/Store to/from.

Bits A1, A0

Number of Bytes Allowed to Load/Store

00

One, two, three or four

01

One, two, or three

10

One or two

11

One

Bit

Source

Destination

SIOM (Load)

Memory

Register

DIOM (Store)

Register

Memory

31

29

28

27 26 25 24 23

16 15

3

2

0

DCMD Register

DBC Register

IT[2:0]

DSA

R

NF LS

A[7:0]

R

BC