beautypg.com

Header type, Latency timer, Register: 0x0d – Avago Technologies LSI53C896 User Manual

Page 120: Register: 0x0e

background image

4-8

Registers

Version 3.3

Copyright © 1998–2003 by LSI Logic Corporation. All rights reserved.

Register: 0x0D

Latency Timer
Read/Write

LT

Latency Timer

[7:0]

The Latency Timer register specifies, in units of PCI bus
clocks, the value of the Latency Timer for this PCI bus
master. The SCSI functions of the LSI53C896 support
this timer. All eight bits are writable, allowing latency
values of 0–255 PCI clocks. Use the following equation
to calculate an optimum latency value for the SCSI
functions of the LSI53C896.

Latency = 2 + (Burst Size x (typical wait states + 1))

Values greater than optimum are also acceptable.

Register: 0x0E

Header Type
Read Only

HT

Header Type

[7:0]

This 8-bit register identifies the layout of bytes 0x10
through 0x3F in configuration space and also whether or
not the device contains multiple functions. Because the
LSI53C896 is a multifunction controller, the value of this
register is 0x80.

7

0

LT

0

0

0

0

0

0

0

0

7

0

HT

0

0

0

0

0

0

0

0