Freescale Semiconductor MPC5200B User Manual
Page 2
Table of Contents
Paragraph
Page
Number
Number
MPC5200B Users Guide, Rev. 1
Freescale Semiconductor
TOC-1
2
C) ......................................................................................................................1-7
Chapter 2 Signal Descriptions
2.1
Overview ...................................................................................................................................................................2-1
2.2
Pinout Tables .............................................................................................................................................................2-4
Chapter 3 Memory Map
3.1
Overview ...................................................................................................................................................................3-1
3.2
Internal Register Memory Map .................................................................................................................................3-2
3.3
MPC5200 Memory Map ...........................................................................................................................................3-3
3.3.1
MPC5200 Internal Register Space ......................................................................................................................3-3
3.3.2
External Busses ...................................................................................................................................................3-3
3.3.2.1
SDRAM Bus .................................................................................................................................................3-3
3.3.2.2
LocalPlus Bus ...............................................................................................................................................3-4
3.3.3
Memory Map Space Register Description ..........................................................................................................3-4
3.3.3.1
Memory Address Base Register —MBAR + 0x0000 ..................................................................................3-4
3.3.3.2
Boot and Chip Select Addresses ...................................................................................................................3-5
3.3.3.3
SDRAM Chip Select Configuration Registers .............................................................................................3-6
3.3.3.4
IPBI Control Register and Wait State Enable —MBAR+0x0054 ...............................................................3-7
Chapter 4 Resets and Reset Configuration
4.1
Overview ...................................................................................................................................................................4-1
4.2
Hard and Soft Reset Pins ...........................................................................................................................................4-1
4.2.1
Power-On Reset—PORESET .............................................................................................................................4-1