beautypg.com

Zilog Z80180 User Manual

Page 151

background image

Z8018x

Family MPU User Manual

136

UM005003-0703

Each ASCI channel control register B configures multiprocessor mode,
parity and baud rate selection.

0

Send
Break

R/W

0
1

Normal Xmit
Drive TXA Low

ASCI1 Extension Control Register (I/O Address: 13H) (Z8S180/L180-Class Processors
Only)

Bit

7

6

5

4

3

2

1

0

Bit/Field

RDRF

Int

Inhibit

Reserved

X1 Bit

Clk

ASCI1

BRG1

Mode

Break

Feature

Enable

Break

Detect

(RO)

Send

Break

R/W

R/W

?

R/W

R/W

R/W

R/W

R/W

Reset

0

0

0

0

0

0

0

Note: R = Read W = Write X = Indeterminate ? = Not Applicable

Bit
Position Bit/Field

R/W

Value Description

7

RDRF
Interrupt
Inhibit

R/W

0
1

RDRF Interrupt Inhibit On
RDRF Interrupt Inhibit Off

6–5

Reserved

?

0

Reserved. Must be 0

4

X1 Bit
Clk
ASCI1

R/W

0
1

CKA1 /16 or /64
CKA1 is bit clock

3

BRG1
Mode

R/W

0
1

As S180
Enable 16-bit BRG counter

Bit
Position Bit/Field

R/W

Value Description

This manual is related to the following products: