Spi master mode 0 and 1: 2-byte transfer, Spi master mode2 and 3: 2-byte transfer – Digi NS9215 User Manual
Page 507

. . . . .
T I M I N G
Memory Timing
www.digiembedded.com
507
SPI master mode
0 and 1: 2-byte
transfer
Note: SPI data can be reversed such that LSB is first. Use the BITORDER bit in Serial Channel
B/A/C/D Control Register A.
SPI master mode2
and 3: 2-byte
transfer
Note: SPI data can be reversed such that LSB is first. Use the BITORDER bit in Serial Channel
B/A/C/D Control Register A.
MSB
LSB
MSB
LSB
MSB
LSB
MSB
LSB
SP6
SP4
SP8
SP7
S10
SP5
SP1
S9
SP12
SP12
SP13
SP13
SP3
SP0
SPI CLK Out (Mode 0)
SPI CLK Out (Mode 1)
SPI Enable
SPI Data Out
SPI Data In
MSB
LSB
MSB
LSB
MSB
LSB
MSB
LSB
SP6
SP4
SP8
SP7
S10
SP5
SP1
S9
SP3
SP0
SPI CLK Out (Mode 2)
SPI CLK Out (Mode 3)
SPI Enable
SPI Data Out
SPI Data In