Digi NS9215 User Manual
Page 22

22
Hardware Reference NS9215
SPI module structure ..................................................................434
SPI controller..................................................................................434
SPI clocking modes ...........................................................................435
SPI clock generation..........................................................................436
System boot-over-SPI operation............................................................436
Available strapping options ..........................................................437
EEPROM/FLASH header ...............................................................437
Header format .........................................................................437
Time to completion ...................................................................438
SPI Control and Status registers ............................................................439
Register address map .................................................................439
SPI Configuration register ...................................................................439
Clock Generation register ...................................................................440
Register programming steps .........................................................441
Interrupt Enable register ....................................................................441
Interrupt Status register.....................................................................442
SPI timing characteristics ...................................................................443
SPI master timing diagram ...........................................................444
SPI slave timing parameters .........................................................444
SPI slave timing diagram..............................................................445
Overview ................................................................................447
Physical I2C bus ...............................................................................447
Multi-master bus .......................................................................448
I2C external addresses.......................................................................448
I2C command interface ......................................................................449
I2C registers ...................................................................................450
Register address map .................................................................450
Command Transmit Data register ..........................................................450
Register .................................................................................450
Register bit assignment...............................................................451
Status Receive Data register................................................................451
Register .................................................................................451