Reset and edge sensitive input timing requirements, Ouputs – Digi NS9215 User Manual
Page 482

T I M I N G
Reset and edge sensitive input timing requirements
482
Hardware Reference NS9215
Ouputs
All electrical outputs are 3.3V interface.
DC electrical outputs are provided below.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
R e s e t a n d e d g e s e n s i t i v e i n p u t t i m i n g r e q u i r e m e n t s
The critical timing requirement is the rise and fall time of the input. If the rise time
is too slow for the reset input, the hardware strapping options may be registered
incorrectly. If the rise time of a positive-edge-triggered external interrupt is too slow,
then an interrupt may be detected on both the rising and falling edge of the input
signal.
A maximum rise and fall time must be met to ensure that reset and edge sensitive
inputs are handled correctly. With Digi processors, the maximum is 500 nanoseconds
as shown:
Sym
Parameter
Value
Unit
V
OH
High-level output voltage (LVTTL level)
Min
V
DDA
-0.6
V
V
IL
Low-level input voltage:
LVTTL level
Max
0.4
V
negative edge input
t
F
max = 500nsec
V
IN
= 2.0V to 0.8V
t
F
reset_n or positive edge input
t
R
max = 500nsec
V
IN
= 0.8V to 2.0V
t
R