Tables – Intel STRONGARM SA-1100 User Manual
Page 18
xviii
SA-1100 Developer’s Manual
UART Frame Format for IrDA Transmission (<= 115.2 Kbps) .................... 11-105
High-Speed Serial Frame Format for IrDA Transmission (4.0 Mbps).......... 11-106
NRZ Bit Encoding Example – (0100 1011).................................................. 11-129
MPC/Codec Sampling Counter Synchronization ......................................... 11-148
Audio/Telecom Transmit/Receive FIFO Data Format ................................. 11-150
Texas Instruments* Synchronous Serial Frame Format.............................. 11-170
Transmit/Receive FIFO Data Format .......................................................... 11-173
Motorola* SPI Frame Formats for SPO and SPH Programming ................. 11-178
SA-1100 256 Mini-Ball Grid Array Mechanical Drawing .................................. 14-3
Test Access Port (TAP) Controller State Transitions ...................................... 16-1
Tables
Features of the SA-1100 CPU for AA and EA Parts.......................................... 1-2
Features of the SA-1100 CPU for CA and DA Parts ......................................... 1-2
Changes to the SA-1100 Core from the SA-110 ............................................... 1-3
Additional Features Built into SA-1100 Chipset................................................. 1-3
Cache and MMU Control Registers (Coprocessor 15) ...................................... 5-2
Effects of the Cacheable and Bufferable Bits on the Data Caches ................... 6-3
Valid MMU, Dcache, and Write Buffer Combinations ........................................ 7-2
BCLK Speeds for 160-MHz Processor Core Frequency ............................... 10-13