Toshiba H1 Series User Manual
Page 358

TMP92CZ26A
92CZ26A-355
lost and SBISR
When SBISR
switched to Slave Receiver Mode. Thus, clock output is stopped in data transfer after
setting
SBISR
data is written to SBICR2.
Figure 3.15.13 Example of when TMP92CZ26A is a master device B
(D7A
= D7B, D6A = D6B)
(11) Slave address match detection monitor
SBISR
I2CAR
= “0”), when a GENERAL CALL is received, or when a slave address
matches the value set in I2CAR. When I2CAR
= “1”, SBISR
after the first word of data has been received. SBISR
data is written to or read from the data buffer register SBIDBR.
(12) GENERAL CALL detection monitor
SBISR
8-bit received data is “0”, after a start condition). SBISR
a start condition or stop condition is detected on the bus.
(13) Last received bit monitor
The SDA line value stored at the rising edge of the SCL line is set to the
SBISR
request is generated, an acknowledge signal is read by reading the contents of the
SBISR
Stop the clock pulse
1
Keep Internal SDA output to high-level as losing arbitration
Accessed to
SBIDBR or SBICR2
Internal
SDA output
Internal
SCL output
Master
A
Master
B
2
3
4
5
6
7
8
9
1
2
3
4
D7A
D6B
D4A
D3A
D2A
D1A
D0A
D7A’ D6A’ D5A’ D4A’
1 2 3
4
D7B
D6A
Internal
SDA output
Internal
SCL output
D5A