1 block diagram of system clock, Figure 3.3.2 block diagram of system clock – Toshiba H1 Series User Manual
Page 25

TMP92CZ26A
92CZ26A-22
3.3.1 Block diagram of system clock
Clock gear
SYSCR0
fs
f
OSCH
Low frequency
Oscillator circuit
XT1
XT2
SYSCR0
Warming up timer
(High/Low frequency oscillator circuit)
SYSCR0
SYSCR2
X1
X2
ч2
ч16
ч4
fc/16
fc/8
fc/4
fc/2
fc
PLLCR0
SYSCR1
÷2
f
SYS
÷2
φT0TMR
fs
φT0
High frequency
Oscillator circuit
ч8
ч2
f
IO
Lock up timer
(PLL)
PLLCR1
PLLCR0
÷8
Clock Doubler1
(PLL1)
× 24
f
USB
SYSCR0
÷5
f
PLLUSB
X1USB
TMRA0:7,TMRB0:1
f
SYS
CPU
RAM
Interrupt
Controller
I/O ports
Prescaler
φT0TMR
SIO0
RTC
fs
Prescaler
MLD/ALM
SDRAMC
f
io
LCDC
Memory
Controller
NAND-Flash
Controller
I
2
S
TSI
SPIC
SBI
Prescaler
DMAC
MAC
f
USB
USB
ADC
÷2
f
PLL
Clock Doubler0
(PLL0)
× (12 or16)
f
OSCH4
÷4
φT0
Figure 3.3.2 Block Diagram of System clock
This manual is related to the following products: