beautypg.com

2 initiator timing, Initiator timing, Nonburst opcode fetch, 32-bit address and data – Avago Technologies LSI53C895A User Manual

Page 282: Initiator, Timing

background image

6-22

Electrical Specifications

6.4.2 Initiator Timing

Tables

6.24

through

6.31

and Figures

6.17

and

6.24

describe Initiator

timing.

Table 6.24

Nonburst Opcode Fetch, 32-Bit Address and Data

Symbol

Parameter

Min

Max

Unit

t

1

Shared signal input setup time

7

ns

t

2

Shared signal input hold time

0

ns

t

3

CLK to shared signal output valid

2

11

ns

t

4

Side signal input setup time

10

ns

t

5

Side signal input hold time

0

ns

t

6

CLK to side signal output valid

2

12

ns

t

7

CLK HIGH to GPIO0_FETCH/ LOW

20

ns

t

8

CLK HIGH to GPIO0_FETCH/ HIGH

20

ns

t

9

CLK HIGh to GPIO1_MASTER/ LOW

20

ns

t

10

CLK HIGH to GPIO1_MASTER/ HIGH

20

ns