beautypg.com

Table 5.2 scsi information transfer phase, Scsi information transfer phase – Avago Technologies LSI53C895A User Manual

Page 233

background image

Block Move Instruction

5-11

or in the

SCSI Output Data Latch (SODL)

register during a

send operation. This byte is combined with the first byte
from the subsequent transfer so that a wide transfer can
complete.

5.

If the SCSI phase bits do not match the value stored in the

SCSI Status One (SSTAT1)

register, the LSI53C895A

generates a phase mismatch interrupt and the instruction is
not executed.

6.

During a Message-Out phase, after the LSI53C895A has
performed a select with Attention (or SATN/ is manually
asserted with a Set ATN instruction), the LSI53C895A
deasserts SATN/ during the final SREQ/SACK/ handshake.

7.

When the LSI53C895A is performing a block move for
Message-In phase, it does not deassert the SACK/ signal
for the last SREQ/SACK/ handshake. Clear the SACK/
signal using the Clear SACK I/O instruction.

SCSIP[2:0]

SCSI Phase

[26:24]

This 3-bit field defines the SCSI information transfer
phase. When the LSI53C895A operates in Initiator mode,
these bits are compared with the latched SCSI phase bits
in the

SCSI Status One (SSTAT1)

register. When the

LSI53C895A operates in Target mode, it asserts the
phase defined in this field.

Table 5.2

describes the

possible combinations and the corresponding SCSI
phase.

Table 5.2

SCSI Information Transfer Phase

MSG C_D

I_O

SCSI Phase

0

0

0

Data-Out

0

0

1

Data-In

0

1

0

Command

0

1

1

Status

1

0

0

Reserved

1

0

1

Reserved

1

1

0

Message-Out

1

1

1

Message-In