Figure 3–12, Ansfer shown in, Takes – Altera PCI Compiler User Manual
Page 134

3–60
User Guide Version 11.1
Altera Corporation
PCI Compiler
October 2011
Target Mode Operation
Figure 3–12. 32-Bit PCI and 64-Bit Local-Side Burst Memory Read Target Transaction
(1)
The value on ad[31..0] is not a QWORD address boundary (ad[2..0] == B”100”).
ad[31..0]
cben[3..0]
par
framen
req64n
irdyn
devseln
ack64n
trdyn
stopn
lt_framen
l_adro[31..0]
l_cmdo[3..0]
lt_ackn
l_adi[31..0]
lt_dxfrn
clk
l_adi[63..32]
lt_tsr[11..0]
Adr (1)
6
Adr-PAR
Z
Adr
6
BE0_H
Z
000
301
701
D0_L
D0_H
000
D1_L
D1_H
D2_L
D2_H
13
2
3
4
5
6
7
9
10
12
8
11
1
lt_rdyn
D1-H-PAR
D1-L-PAR
BE1_L
BE2_H
l_ldat_ackn
l_hdat_ackn
l_beno[3..0]
l_beno[7..4]
BE0_H
BE1_H
BE1_L
D0_H
D1_H
D0-H-PAR
D1_L
BE0_H
BE2_H
D1_H
Adr PAR
See also other documents in the category Altera Measuring instruments:
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)