AMD Geode LX [email protected] User Manual
Page 104

104
AMD Geode™ LX Processors Data Book
CPU Core Register Descriptions
33234H
Region Configuration Range 3 MSR
(RCONF3_MSR)
Warm Start Value:
Region Configuration Range 4 MSR
(RCONF4_MSR)
Warm Start Value:
Region Configuration Range 5 MSR
(RCONF5_MSR)
Warm Start Value:
Region Configuration Range 6 MSR
(RCONF6_MSR)
Warm Start Value:
Region Configuration Range 7 MSR
(RCONF7_MSR)
Warm Start Value:
x86 Control Register 1 MSR (CR1_MSR)
00001882h
R/W
x86 Control Register 2 MSR (CR2_MSR)
00000000_xxxxxxxxh
Page 172
00001883h
R/W
x86 Control Register 3 MSR (CR3_MSR)
00000000_xxxxxxxxh
Page 172
00001884h
R/W
x86 Control Register 4 MSR (CR4_MSR)
00000000_xxxxxxxxh
Page 172
00001890h
R/W
Data Cache Index MSR (DC_INDEX_MSR)
00000000_00000000h
Data Cache Data MSR (DC_DATA_MSR)
Data Cache Tag MSR (DC_TAG_MSR)
Data Cache Tag with Increment MSR
(DC_TAG_I_MSR)
Data/Instruction Cache Snoop Register
(SNOOP_MSR)
L1 Data TLB Index Register
(L1DTLB_INDEX_MSR)
L1 Data TLB Least Recently Used MSR
(L1DTLB_LRU_MSR)
L1 Data TLB Entry MSR (L1DTLB_ENTRY_MSR)
L1 Data TLB Entry with Increment MSR
(L1DTLB_ENTRY_I_MSR)
L2 TLB/DTE/PTE Index MSR
(L2TLB_INDEX_MSR)
L2 TLB/DTE/PTE Least Recently Used MSR
(L2TLB_LRU_MSR)
L2 TLB/DTE/PTE Entry MSR
(L2TLB_ENTRY_MSR)
L2 TLB/DTE/PTE Entry with Increment MSR
(L2TLB_ENTRY_I_MSR)
Data Memory Subsystem Built-In Self-Test MSR
(DM_BIST_MSR)
Bus Controller Configuration 0 MSR
(BC_CONFIG0_MSR)
Table 5-13. CPU Core Specific MSRs Summary (Continued)
MSR
Address
Type
Register Name
Reset Value
Reference