Dptx0_msa_misc0, Dptx0_msa_misc1, Dptx0_msa_colour – Altera DisplayPort MegaCore Function User Manual
Page 129: Dptx0_msa_misc0 -8, Dptx0_msa_misc1 -8, Dptx0_msa_colour -8
Table 9-15: DPTX0_MSA_VHEIGHT Bits
Bit
Bit Name
Function
31:16
Unused
15:0
VHEIGHT
Main stream attribute
VHEIGHT
DPTX0_MSA_MISC0
Address: 0×002c
Direction: RO
Reset: 0×00000000
Table 9-16: DPTX0_MSA_MISC0 Bits
Bit
Bit Name
Function
31:8
Unused
7:0
MISC0
Main stream attribute MISC0
DPTX0_MSA_MISC1
Address: 0×002d
Direction: RO
Reset: 0×00000000
Table 9-17: DPTX0_MSA_MISC1 Bits
Bit
Bit Name
Function
31:8
Unused
7:0
MISC1
Main stream attribute MISC1
DPTX0_MSA_COLOUR
Address: 0×002e
Direction: RW
Reset: 0×00000001
9-8
DPTX0_MSA_MISC0
UG-01131
2015.05.04
Altera Corporation
DisplayPort Source Register Map and DPCD Locations
See also other documents in the category Altera Measuring instruments:
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)