Samsung S3C2440A User Manual
Page 557
S3C2440A RISC MICROPROCESSOR
ELECTRICAL DATA
27-39
Table 27-12 TFT LCD Controller Module Signal Timing Constants
(V
DD
= 1.2 V
±
0.05 V, T
A
= -40 to 85
°
C, V
EXT
= 3.3V
±
0.3V)
Parameter Symbol
Min
Typ
Max
Units
Vertical Sync Pulse Width
Tvspw
VSPW + 1
–
–
Phclk
(note1)
Vertical Back Porch Delay
Tvbpd
VBPD+1
–
–
Phclk
Vertical Front Porch Delay
Tvfpd
VFPD+1
–
–
Phclk
VCLK Pulse Width
Tvclk
1
–
–
Pvclk
(note2)
VCLK Pulse Width High
Tvclkh
0.5
–
–
Pvclk
VCLK Pulse Width Low
Tvclkl
0.5
–
–
Pvclk
Hsync Setup To VCLK Falling Edge
Tl2csetup
0.5
–
–
Pvclk
VDEN Setup To VCLK Falling Edge
Tde2csetup
0.5
–
–
Pvclk
VDEN Hold From VCLK Falling Edge
Tde2chold
0.5
–
–
Pvclk
VD Setup To VCLK Falling Edge
Tvd2csetup
0.5
–
–
Pvclk
VD Hold From VCLK Falling Edge
Tvd2chold
0.5
–
–
Pvclk
VSYNC Setup To HSYNC Falling Edge
Tf2hsetup
HSPW + 1
–
–
Pvclk
VSYNC Hold From HSYNC Falling Edge
Tf2hhold
HBPD + HFPD +
HOZVAL + 3
– –
Pvclk
NOTES:
1. HSYNC
period
2. VCLK
period
Table 27-13 IIS Controller Module Signal Timing Constants
(V
DD
= 1.2 V
±
0.1 V, T
A
= -40 to 85
°
C, V
EXT
= 3.3V
±
0.3V)
Parameter Symbol
Min
Typ.
Max
Unit
IISLRCK delay time
t
LRCK
0 – 3
ns
IISDO delay time
t
SDO
1 – 2
ns
IISDI Input Setup time
t
SDIS
5 – 13
ns
IISDI Input Hold time
t
SDIH
0 – 1
ns
CODEC clock frequency
f
CODEC
1/16 – 1
f
IIS_BLOCK