Set_enable_a_beginbursttransfer_exist(), Set_enable_a_beginbursttransfer_legal(), Set_enable_a_beginbursttransfer_single_cycle() – Altera Avalon Verification IP Suite User Manual
Page 77

set_enable_a_beginbursttransfer_exist()
set_enable_a_beginbursttransfer_exist()
Prototype:
Verilog HDL:
Boolean
VHDL: N.A.
Arguments:
void
Returns:
Enables an assertion that ensures
beginbursttransfer
is asserted during
a transfer. It is disabled when
beginbursttransfer
is not used.
Description:
Verilog HDL
Language support:
set_enable_a_beginbursttransfer_legal()
set_enable_a_beginbursttransfer_legal()
Prototype:
Verilog HDL:
Boolean
VHDL: N.A.
Arguments:
void
Returns:
Enables an assertion that ensures
beginbursttransfer
is asserted with a
read
or
write
signal. It is disabled when
beginbursttransfer
is not used.
Description:
Verilog HDL
Language support:
set_enable_a_beginbursttransfer_single_cycle()
set_enable_a_beginbursttransfer_single_cycle()
Prototype:
Verilog HDL:
Boolean
VHDL: N.A.
Arguments:
void
Returns:
Enables an assertion that ensures
beginbursttransfer
is asserted for a
single cycle regardless of the behavior of the
waitrequest
signal. It is disabled
when
beginbursttransfer
is not used.
Description:
Verilog HDL
Language support:
Altera Corporation
Avalon-MM Monitor
7-5
set_enable_a_beginbursttransfer_exist()