beautypg.com

7 single color 8-bit panel timing (format 2), Single color 8-bit panel timing (format 2) – Epson S1D13705 User Manual

Page 52

background image

Page 46

Epson Research and Development

Vancouver Design Center

S1D13705

Hardware Functional Specification

X27A-A-001-10

Issue Date: 02/02/01

7.3.7 Single Color 8-Bit Panel Timing (Format 2)

Figure 7-19: Single Color 8-Bit Panel Timing (Format 2)

VDP =

Vertical Display Period

= (REG[06h] bits 1-0, REG[05h] bits 7-0) + 1 Lines

VNDP =

Vertical Non-Display Period

= REG[0Ah] bits 5-0 Lines

HDP =

Horizontal Display Period

= ((REG[04h] bits 6-0) + 1) x 8Ts

HNDP =

Horizontal Non-Display Period

= (REG[08h] + 4) x 8Ts

VDP

FPLINE

FPDAT[7:0]

LINE1

LINE2

LINE3

LINE4

LINE479 LINE480

FPFRAME

LINE1

LINE2

FPLINE

DRDY (MOD)

FPDAT6

FPDAT5

FPDAT4

FPDAT3

FPDAT2

FPDAT1

FPDAT0

FPDAT7

DRDY (MOD)

VNDP

1-R1

1-G1

1-B1

1-R2

1-G2

1-B2

1-R3

1-G3

1-B3

1-R4

1-G4

1-B4

1-R5

1-G5

1-B5

1-R6

1-G6

1-B6

1-R7

1-G7

1-B7

1-R8

1-G8

1-B8

1-G638

1-B638

1-R639

1-G639

1-B639

1-R640

1-G640

1-B640

HDP

HNDP

* Diagram drawn with 2 FPLINE vertical blank period
Example timing for a 640x480 panel

FPSHIFT