Figure 3-5: configuration write to function 0 – Altera Arria 10 Avalon-ST User Manual
Page 39
Figure 3-5: Configuration Write to Function 0
RxStMask_o
RxStSop_i
RxStEop_i
RxStValid_i
RxStReady_o
RxStData_i[255:0
cfg_addr_o[31:0]
cfg_rden_o
cfg_wren_
cfg_writeresponserequest
_
cfg_wrdata_o[31:0]
cfg_writeresponsevalid
cfg_writeresponse_i[2:0]
cfg_waitrequest
_
cfg_be_o[3:0]
TxStReady_i
TxStSop_o
TxStEop_o
TxStValid_o
TxStData_o[255:0]
rx_state[10:0]
rxavl_state[3:0]
rxcfg_state[4:0]
tx_state[1:0]
000000000000 . 0000000
00000060
01000004
. 0000000
..800040A000001
00000000000000000000000601000004000000F4408001
00000F4408001
.
000 003 005 021
009
081
000 003
03
09
11
3
0
1
2
3
Timing for Memory Write and Read of Function 1 256-Bit Avalon-ST Interface
The following timing diagram illustrates memory to Function 1 which occurs in the simulation starting at
time 99102 ns.
UG-01145_avst
2014.08.18
Timing for Memory Write and Read of Function 1 256-Bit Avalon-ST Interface
3-9
Getting Started with the Configuration Space Bypass Mode Qsys Example Design
Altera Corporation
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)