Jtag, Figure 11-6. 16-bit write cycle, Figure 11-5. 8-bit read cycle – Rainbow Electronics DS3131 User Manual
Page 147

DS3131
147 of 174
11.3 Examples of Bus Timing for Local Bus PCI Bridge Mode Operation
Figure 11-5. 8-Bit Read Cycle
Intel Mode (LIM = 0)
Arbitration Enabled (LARBE = 1)
Bus Transaction Time = 4 LCLK (LRDY = 0100)
An attempted access by the host causes the local bus to request the bus. If bus access has not been granted
(LBGACK deasserted), the timing shown at the top of the page applies, with LHOLD being asserted. Once
LHLDA is detected, the local bus grabs the bus for 32 to 1,048,576 clocks and then releases it. If the bus has
already been granted (LBGACK asserted), the timing shown at the bottom of the page applies.
LCLK
LHOLD
LHLDA
LBGACK
32 to 1,048,576 LCLKs
LA[19:0]
LD[7:0]
LD[15:8]
LRD
LWR
Address Valid
LBHE
Three-State
Three-State
Three-State
Three-State
LCLK
1
2
3
4
Note:
LA, LD,
LBHE, LWR, and LRD are three-stated.
- MAX12005 (14 pages)
- MAX7058 (14 pages)
- MAX9995 (13 pages)
- MAX7034 (13 pages)
- MAX7033 (16 pages)
- MAX9476 (8 pages)
- MAX9486 (8 pages)
- MAX14821 (29 pages)
- MAX9489 (11 pages)
- MAX9491 (11 pages)
- DS2130Q (22 pages)
- DS21458 (270 pages)
- DS26502 (125 pages)
- DS2153Q (48 pages)
- DS26503 (123 pages)
- DS2186 (11 pages)
- DS1842A (6 pages)
- DS3134 (203 pages)
- DS1876 (69 pages)
- DS1874 (88 pages)
- DS31256 (181 pages)
- DS2141A (35 pages)
- DS3184 (13 pages)
- DS2154 (69 pages)
- DS26504 (128 pages)
- DS3164 (12 pages)
- DS1852 (25 pages)
- DS2181A (32 pages)
- DS2151Q (46 pages)
- DS1843 (8 pages)
- DS2165Q (17 pages)
- DS3170 (233 pages)
- DS2180A (36 pages)
- DS2172 (20 pages)
- DS2152 (79 pages)
- DS1841 (16 pages)
- DS2182A (22 pages)
- DS2143Q (40 pages)
- DS2132A_Q (17 pages)
- DS1862 (42 pages)
- DS26519 (310 pages)
- DS2188 (11 pages)
- DS1875 (92 pages)
- DS33M33 (20 pages)