Get_write_response_phase(), Axi3 example, Ll the – Altera Mentor Verification IP Altera Edition AMBA AXI3/4TM User Manual
Page 345: Procedure to

VHDL AXI3 and AXI4 Master BFMs
get_write_response_phase()
Mentor VIP AE AXI3/4 User Guide, V10.2b
327
September 2013
get_write_response_phase()
This blocking procedure gets a write response phase that is uniquely identified by the
transaction_id argument previously created by the
the transaction_done field to 1 when the transaction completes to indicate the whole transaction
is complete.
Note
For AXI3 the get_write_response_phase() also sets the BREADY protocol signal at the
appropriate time defined by the transaction record write_response_ready_delay field
when the phase completes.
AXI3 Example
-- Create a write transaction with start address of 0.
-- Creation returns tr_id to identify the transaction.
create_write_transaction(0, tr_id, bfm_index, axi_tr_if_0(bfm_index));
....
-- Get the write response phase for the tr_id transaction.
get_write_response_phase(tr_id, bfm_index, axi_tr_if_0(bfm_index));
Prototype
-- * = axi| axi4
-- ** = AXI | AXI4
procedure get_write_response_phase
(
transaction_id : in integer;
bfm_id : in integer;
path_id : in *_path_t; --optional
signal tr_if : inout *_vhd_if_struct_t
);
Arguments
transaction_id
Transaction identifier. Refer to
on page 203 for more details.
bfm_id
BFM identifier. Refer to
“Overloaded Procedure Common Arguments”
on page 203 for more details.
path_id
(Optional) Parallel process path identifier:
**_PATH_0
**_PATH_1
**_PATH_2
**_PATH_3
**_PATH_4
“Overloaded Procedure Common Arguments”
on page 203 for
more details.
tr_if
Transaction signal interface. Refer to
on page 203 for more details.
Returns
None